Section 28 General Purpose I/O (GPIO)
Rev.1.00 Dec. 13, 2005 Page 1086 of 1286
REJ09B0158-0100
28.2.22 Port
K
Data Register (PKDR)
PKDR is an 8-bit readable/writable register that stores port K data.
0
1
2
3
4
5
6
7
0
0
PK0DT
PK1DT
PK2DT
PK3DT
PK4DT
PK5DT
PK6DT
PK7DT
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
—
—
—
—
—
—
Bit Bit
Name
Initial
value R/W Description
7 PK7DT
Pin
input
R/W
6 PK6DT
Pin
input
R/W
5 PK5DT
Pin
input
R/W
4 PK4DT
Pin
input
R/W
3 PK3DT
Pin
input
R/W
2 PK2DT
Pin
input
R/W
1 PK1DT
0 R/W
0 PK0DT
0 R/W
These bits store output data of a pin which is used as a
general output port. When the pin functions as a
general output port, if the port is read, the
corresponding value of this register will be read out.
When the pin functions as a general input port, if the
port is read, the status of the corresponding pin will be
read out. However, Bit 0 is exclusively used as an
output port.
28.2.23 Port L Data Register (PLDR)
PLDR is an 8-bit readable/writable register that stores port L data.
0
1
2
3
4
5
6
7
0
0
0
0
0
0
0
0
PL0DT
PL1DT
PL2DT
PL3DT
—
—
—
—
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
Bit Bit
Name
Initial
value
R/W Description
7 to 4
All
0
R/W
Reserved
These bits are always read as 0, and the write value
should always be 0.
3 PL3DT
0 R/W
2 PL2DT
0 R/W
1 PL1DT
0 R/W
0 PL0DT
0 R/W
These bits store output data of a pin which is used as a
general output port. When the pin functions as a
general output port, if the port is read, the
corresponding value of this register will be read out.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...