Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 295 of 1286
REJ09B0158-0100
Table 10.10 shows the correspondence between the interrupt input pins and bits in INT2GPIC.
Table 10.10 Correspondence between Interrupt Input Pins and Bits in INT2GPIC
Bit
Initial
Value R/W Name
Function
Description
31 to
26
All 0
R/W (Reserved)
These bits are always read
as 0. The write value should
always be 0.
25
0
R/W PORTE6E
Enables interrupt request
from pin 6 of port E.
24
0
R/W PORTK5E
Enables interrupt request
from pin 5 of port K.
23 to
20
All 0
R/W (Reserved)
These bits are always read
as 0. The write value should
always be 0.
Enables a GPIO interrupt
request for each pin.
0: Disables the corresponding
interrupt request
1: Enables the corresponding
interrupt request
19
0
R/W PORTK4E
Enables interrupt request
from pin 4 of port K.
18
0
R/W PORTJ0E
Enables interrupt request
from pin 0 of port J.
17
0
R/W PORTH1E
Enables interrupt request
from pin 1 of port H.
16
0
R/W PORTH0E
Enables interrupt request
from pin 0 of port H.
15 to
11
All 0
R/W (Reserved)
(Initial value: all 0)
10
0
R/W PORTE5E
Enables interrupt request
from pin 5 of port E.
9
0
R/W PORTE4E
Enables interrupt request
from pin 4 of port E.
8
0
R/W PORTE3E
Enables interrupt request
from pin 3 of port E.
7 to
3
All 0
R/W (Reserved)
These bits are always read
as 0. The write value should
always be 0.
2
0
R/W PORTE2E
Enables interrupt request
from pin 2 of port E.
1
0
R/W PORTE1E
Enables interrupt request
from pin 1 of port E.
0
0
R/W PORTE0E
Enables interrupt request
from pin 0 of port E.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...