![NXP Semiconductors MPC5605BK Reference Manual Download Page 958](http://html.mh-extra.com/html/nxp-semiconductors/mpc5605bk/mpc5605bk_reference-manual_1721852958.webp)
Appendix A Revision History
956
Freescale Semiconductor
Chapter 9,
Reset Generation
Module (MC_RGM)
Replaced
Section 9.4.6, Boot mode capturing
with the following:
The MC_RGM samples PA[9:8] whenever RESET is asserted until five FIRC (16 MHz internal
RC oscillator) clock cycles before its deassertion edge. The result of the sampling is used at the
beginning of reset PHASE3 for boot mode selection and is retained after RESET has been
deasserted for subsequent boots after reset sequences during which RESET is not asserted.
Note:
In order to ensure that the boot mode is correctly captured, the application needs to apply
the valid boot mode value the entire time that RESET is asserted.
RESET can be asserted as a consequence of the internal reset generation. This will force
re-sampling of the boot mode pins. (See
for details.)
Chapter 11,
Voltage Regulators and
Power Supplies
Changed block in
Figure 11-2 (Power domain organization)
from 64K RAM (PD2/PD3 to 48 KB
RAM (PD2).
Chapter 12,
Wakeup Unit (WKPU)
Removed column for 208 pkg from
; removed bullet point for 208 pkg from
Section 12.5.2, Non-maskable interrupts
Chapter 13,
Real Time Clock /
Autonomous Periodic
Interrupt (RTC/API)
Table 13-3 (RTCC field descriptions)
, added Note to RTCC[APIVAL] field description:
Note:
API functionality starts only when APIVAL is nonzero. The first API interrupt takes two
more cycles because of synchronization of APIVAL to the RTC clock, and 1 cycles
for subsequent occurrences. After that, interrupts are periodic in nature. The minimum
supported value of APIVAL is 4.
Chapter 16,
Enhanced Direct
Memory Access (eDMA)
Replaced entire
Section 16.5.8, Dynamic programming
.
Chapter 19,
Crossbar Switch (XBAR)
Updated
Figure 19-1 (XBAR block diagram)
to show eDMA as master.
Table 19-1 (XBAR switch ports for MPC5606BK)
• Added row for eDMA
• Swapped Logical number and physical master ID
In
, added bullet item for eDMA.
Added row for eDMA to
Table 19-2 (Hardwired bus master priorities)
, changed title of column for
master ID to “Master #,” corrected master ID for “e200z0 core–CPU data” from 0 to 1.
Throughout the chapter, corrected “two master ports” to “three master ports”.
Chapter 21,
Memory Protection Unit
(MPU)
Section 21.5.2.1, MPU Control/Error Status Register (MPU_CESR)
, moved SPERR bitfield to
bits 0:2, changed field tag to SPERR[0:2].
Moved MPU_EDR
n
[EACD] bits from 8:15 to 0:7 (
Chapter 23,
LIN Controller (LINFlex)
Added
Section 23.7.1.8, LIN output compare register (LINOCR)
, in
Figure 23-13., LIN output compare
, changed the footnote to “If LINTCSR[LTOM] = 0, these fields are read-only.”
Changed the first sentence of
Section 23.8.3.1, LIN timeout mode
to “Clearing the LTOM bit
(setting its value to 0) in the LINTCSR enables the LIN timeout mode.”
Changed the first sentence of
Section 23.8.3.2, Output compare mode
to “Setting
LINTCSR[LTOM] = 1 enables the output compare mode.”
Table A-1. Changes between revisions 1 and 2 (continued)
Chapter
Description
Summary of Contents for MPC5605BK
Page 2: ...This page is intentionally left blank...
Page 20: ...MPC5606BK Microcontroller Reference Manual Rev 2 20 Freescale Semiconductor...
Page 103: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 103 Clocks and power...
Page 645: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 643 Timers...
Page 715: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 713 ADC system...
Page 787: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 787 Memory...
Page 893: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 893 Integrity...
Page 943: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 943 Debug...