![NXP Semiconductors MPC5605BK Reference Manual Download Page 45](http://html.mh-extra.com/html/nxp-semiconductors/mpc5605bk/mpc5605bk_reference-manual_1721852045.webp)
Chapter 2 Introduction
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor
45
•
As many as six configurable analog comparator channels offering range comparison with triggered
alarm
— Greater than
— Less than
— Out of range
•
All unused analog pins available as general purpose input pins
•
Unused 10-bit ADC analog pins, with the exception of the 19 dedicated high accuracy channels,
available as general purpose output pins
•
Power-down mode
•
Supports DMA transfer of results based on end of conversion chain or each conversion
•
Separate dedicated DMA request for injection mode
2.4.18
Enhanced Direct Memory Access controller (eDMA)
The following summarizes the MPC5606BK’s implementation of the eDMA controller:
•
16 channels to support independent 8-, 16-, or 32-bit single value or block transfers
•
Support of variable sized queues and circular queues
•
Source and destination address registers independently configured to post-increment or remain
constant
•
Each transfer initiated by peripheral, CPU, periodic timer interrupt, or eDMA channel request
•
Peripheral DMA request sources possible from SPIs, I
2
C, 10-bit ADC, 12-bit ADC, eMIOS, and
GPIOs
•
Each eDMA channel able to optionally send interrupt request to CPU on completion of single value
or block transfer
•
DMA transfers possible between system memories and all accessible memory mapped locations
including peripheral and registers
•
Programmable DMA channel mux allows assignment of any DMA source to any available DMA
channel with as many as 64 potential request sources
2.4.19
Cross Trigger Unit (CTU)
The CTU enables the synchronization of ADC conversions with a timer event. Its key features are:
•
Single cycle delayed trigger output; trigger output is a combination of 64 (generic value) input
flags/events connected to different timers in the system
•
Triggers ADC conversions from any eMIOS channel
•
Triggers ADC conversions from as many as two dedicated PITs
•
Maskable interrupt generation whenever a trigger output is generated
•
One event configuration register dedicated to each timer event allows to define the corresponding
ADC channel
•
Acknowledgment signal to eMIOS/PIT for clearing the flag
Summary of Contents for MPC5605BK
Page 2: ...This page is intentionally left blank...
Page 20: ...MPC5606BK Microcontroller Reference Manual Rev 2 20 Freescale Semiconductor...
Page 103: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 103 Clocks and power...
Page 645: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 643 Timers...
Page 715: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 713 ADC system...
Page 787: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 787 Memory...
Page 893: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 893 Integrity...
Page 943: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 943 Debug...