ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-29
Index
Q
quad 16-bit operations, defined with
example,
2-28
quad 8-bit add (BYTEOP16P) instruction,
18-15
quad 8-bit add instruction,
C-103
quad 8-bit average - byte (BYTEOP1P)
instruction,
18-19
,
18-23
,
C-104
quad 8-bit average - half-word
(BYTEOP2P) instruction,
18-24
quad 8-bit average – half-word instruction,
C-104
quad 8-bit pack (BYTEPACK) instruction,
18-30
,
18-32
,
C-105
quad 8-bit subtract-absolute-accumulate
(SAA) instruction,
18-36
,
C-106
quad 8-bit subtract/absolute
value/accumulate (SAA) operations,
1-3
quad 8-bit unpack (BYTEUNPACK)
instruction,
18-41
,
C-106
quotient (AQ) bit,
2-25
R
RAB (register access bus),
6-72
radix point,
D-1
,
D-2
RAISE1 instruction,
3-14
RAISE (force interrupt / reset) instruction,
3-11
,
4-47
,
16-17
range
CALL instruction,
4-12
conditional branches,
4-20
JUMP instruction,
4-11
of signed numbers,
D-4
reading MMRs, restriction,
3-1
read transfer, address,
6-14
read / write access bit,
6-40
read / write access (RW) bit,
6-21
real-time clock (RTC), processor idle state,
3-10
reg, list of registers,
8-4
register access bus (RAB),
6-72
register file,
2-6
to
2-11
compute,
1-2
instructions, conditional branch,
4-10
instructions, list of,
2-9
reading,
4-7
reads,
4-9
stalls,
4-9
writes,
4-9
register move, conditional,
4-20
register pairs, valid pairs defined,
C-4
register portions, notation convention,
C-4
registers
accessible in user mode,
3-4
choice of one register within a group,
notation convention,
1-11
,
C-5
core,
B-1
to
B-9
data test,
6-38
to
6-42
memory-mapped, core,
B-1
to
B-9
product identification,
21-27
range of sequential, notation convention,
1-11
,
C-5
register set notation, multiple data registers
in one instruction,
C-4
register shift
defined,
2-50
,
2-51
example,
2-50
,
2-51
related publications,
xxxi
replacement policy
CPLBs,
6-51
definition,
6-75
for cache controller,
6-33
reserved core event,
4-30
reset
core double-fault,
3-13
core event,
4-30
core-only software,
3-13
,
3-16
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...