ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-7
Index
code examples
(continued)
loop,
4-22
prolog code for nested ISR,
4-53
recreating execution trace,
21-18
restoring control register,
6-74
using hardware loops in ISR,
4-28
code patching,
21-5
collision, address,
6-27
collision, cache address,
6-29
compare accumulator instruction,
11-9
,
C-41
compare data register instruction,
11-2
,
C-39
compare instructions
compare accumulator,
11-9
,
C-41
compare data register,
11-2
,
C-39
compare pointer,
11-6
,
C-40
compare-select (VIT_MAX),
19-8
,
C-107
compare pointer instruction,
11-6
,
C-40
compare-select (VIT_MAX) instruction,
19-8
,
C-107
computational instructions,
2-1
computational status, using,
2-24
computational units,
2-1
to
2-56
computation stalls,
4-9
compute register file,
1-2
conditional
branches defined,
4-19
branch latency,
4-21
CSYNC instruction,
6-69
instructions,
2-24
,
4-3
JUMP instruction,
4-10
register move,
4-20
speculative load execution example,
6-69
condition code (CC) bit. See CC bit
condition code (CC) flag bit,
4-18
constants
imm16,
8-4
imm3,
11-2
,
11-6
constants
(continued)
imm3 constant,
11-2
imm6,
14-21
imm7,
8-4
,
15-16
lppcrel11m2,
7-14
notation convention,
1-11
,
1-12
,
C-5
,
C-6
pcrel11m2,
7-6
pcrel13m2,
7-2
pcrel25m2,
7-3
,
7-8
pcrel5m2,
7-14
pcrelm2,
7-2
uimm15,
8-31
,
8-34
,
8-54
uimm16,
8-4
uimm16m2,
8-15
,
8-19
,
8-50
uimm17m4,
8-7
,
8-11
,
8-37
,
8-41
uimm18m4,
10-17
uimm3,
11-2
,
11-6
uimm4,
14-8
,
14-15
,
16-17
,
16-20
,
19-23
,
19-28
uimm5,
13-2
,
13-4
,
13-6
,
13-8
,
14-8
,
14-15
uimm5m2,
8-15
,
8-19
,
8-50
uimm6m4,
8-7
,
8-11
,
8-37
,
8-41
uimm7m4,
8-7
,
8-11
,
8-37
,
8-41
user_label,
7-3
,
7-6
,
7-8
constants, notation convention,
C-6
content-addressable memory (CAM),
6-46
control code bit management instructions,
C-39
control code (CC) bit
in ASTAT register,
11-1
moving status of,
11-13
controlling program flow,
4-19
control register
data memory,
6-24
instruction memory,
6-5
restoration,
6-74
conventions,
xxxvi
convergent rounding,
1-19
,
2-20
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...