Index
I-10
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
data watchpoint address control
(WPDACTL) register,
21-12
data watchpoint address count value
(WPDACNTn) registers,
21-11
data watchpoint address (WPDAn)
registers,
21-10
DBGCTL (debug control) register,
3-16
DCB bus,
6-8
DCBS bit
recommended value,
6-32
when changing selection,
6-33
DCBS (L1 data cache bank select) bit,
6-25
,
6-26
,
6-29
,
6-31
DCPLB address (DCPLB_ADDRx)
registers,
6-47
,
6-59
DCPLB_ADDRx (DCPLB address)
registers,
6-47
,
6-59
DCPLB data (DCPLB_DATAx) registers,
6-47
,
6-57
DCPLB_DATAx (DCPLB data) registers,
6-47
,
6-57
DCPLB_FAULT_ADDR (DCPLB fault
address) register,
6-63
DCPLB fault address
(DCPLB_FAULT_ADDR) register,
6-63
DCPLB_STATUS (DCPLB status)
register,
6-61
,
6-62
DCPLB status (DCPLB_STATUS)
register,
6-61
,
6-62
debug, MP, and emulation unit registers,
B-7
debug control (DBGCTL) register. See
DBGCTR
debug features,
21-1
DEC (instruction decode),
4-7
DEC stage,
4-9
deferring exception processing,
4-68
DEPOSIT (bit field deposit) instruction,
13-10
DF1 (data fetch 1),
4-7
DF2 (data fetch 2),
4-7
DF2 stage,
4-9
direct branch address,
4-11
direct-mapped, definition,
6-74
dirty, definition,
6-75
DIRTY bit,
6-42
disable alignment exception for load
(DISALGNEXCPT) instruction. See
DISALGNEXCPT
disable interrupts (CLI) instruction,
6-74
,
16-13
,
C-99
disabling interrupts, global,
4-48
DISALGNEXCPT (disable alignment
exception for load) instruction
cautions,
5-17
syntax,
18-6
table,
C-102
uses of,
5-16
divide primitive (DIVS, DIVQ)
instructions,
2-14
,
2-34
,
15-19
,
C-60
DIVQ (divide primitive) instruction,
2-34
,
15-19
DIVS (divide primitive) instruction,
2-34
,
15-19
DMA bandwidth,
6-27
DMC[1:0] (L1 data memory configure)
field,
6-25
,
6-27
,
6-30
,
6-38
DMEM_CONTROL (data memory
control) register,
6-24
,
6-47
double-fault condition,
4-46
double word index (DW[1:0]) field,
6-21
DPMC (dynamic power management
controller)
Dreg_even
multiply and multiply-accumulate,
15-67
syntax,
9-3
Dreg_hi,
15-43
,
15-58
,
19-3
syntax,
8-45
,
9-16
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...