ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-21
Index
load instructions
(continued)
load half-word – zero-extended,
8-15
,
C-19
load high data register half,
8-23
,
C-20
load immediate,
8-3
,
C-16
load low data register half,
8-27
,
C-21
load pointer register,
8-7
,
C-17
stalled,
6-34
load low data register half instruction,
8-27
,
C-21
load pointer register instruction,
8-7
,
C-17
loads, speculative execution,
6-69
load / store instructions,
5-6
,
C-16
logging nested interrupt,
4-55
logical operations,
2-26
,
12-1
,
C-43
<< (logical left shift) operator,
19-23
,
19-28
>> (logical right shift) operator,
19-28
logical shift (LSHIFT) instruction,
2-48
,
14-14
,
C-50
logical shifts,
2-1
,
2-15
long jump (JUMP.L) instruction,
4-11
look-ahead address,
4-7
loopback,
4-22
,
4-25
loop bottom (LB0, LB1) registers,
1-14
,
4-22
,
4-24
,
C-2
loop counter, modifying,
7-18
loop count (LC0, LC1) registers,
1-14
,
4-22
,
4-24
,
C-2
LOOP instruction,
7-13
loop PC-relative constant,
1-12
,
C-6
loop registers
initialization,
7-15
table of,
4-22
zero-overhead,
4-6
loops
branch instructions,
7-18
buffer,
4-24
conditions, evaluation,
4-22
counter register,
7-17
disabling,
4-23
loops
(continued)
hardware,
4-21
inner,
4-25
instruction fetch time,
4-24
interrupted,
4-27
last instruction restrictions,
7-17
loopback,
4-22
loop bottom register,
9-7
loop count register,
9-7
LOOP instruction,
7-13
loop top register,
9-7
LSETUP (loop setup) instruction,
7-13
modifying loop counter,
7-18
nested,
7-16
outer,
4-25
program flow,
4-1
registers,
4-6
,
4-22
,
7-15
restoring,
4-27
saving and resuming, example,
4-27
small loop count values,
7-16
span,
7-15
termination conditions,
4-3
top and bottom addresses,
4-23
two-dimensional,
4-24
undefined execution,
7-18
unrolling, example,
4-26
zero-overhead,
7-15
zero-overhead and trace buffer,
21-15
zero-overhead loops
setup instruction,
7-13
loop setup (LSETUP) instruction,
7-13
loop top (LT0, LT1) registers,
1-13
,
4-22
,
4-24
,
C-2
lppcrel11m2,
7-14
L-registers (length),
5-8
Lreg. See length registers (L[3:0])
LRU (least recently used) bit,
6-42
LRU (least recently used) policy,
6-51
LRUPRIO bit,
6-23
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...