ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-33
Index
software reset method
RAISE1 instruction,
3-14
system software reset field,
3-14
watchdog timer,
3-14
software reset (SWRST) register,
3-15
speculative load execution,
6-69
SP (kernel stack pointer),
3-7
SPORT, processor idle state,
3-10
SP (stack pointer) register,
1-13
,
4-6
SP (supervisor stack pointer) register,
5-6
SRAM
address collision,
6-27
L1 data,
6-27
L1 instruction access,
6-8
L2,
6-43
memory architecture,
6-2
scratchpad,
6-4
SRAM ADDR[13:12] field,
6-40
SRAM (static random access memory),
1-5
,
1-6
SSSTEP (supervisor single step) bit,
21-26
SSYNC (system synchronize) instruction,
16-8
stack
effect of linkage instruction,
10-18
effect of pop instruction,
10-9
effect of pop multiple instruction,
10-13
effect of push instruction,
10-2
effect of push multiple instruction,
10-6
manipulation,
1-3
maximum frame size,
10-18
variables,
4-15
stack control instructions,
C-37
stack pointer,
1-13
,
10-7
to
10-19
,
C-2
stack pointer (SP) register,
4-6
,
5-6
stalled load instruction,
6-34
stalls
computation,
4-9
DAG,
4-9
data memory,
4-9
stalls
(continued)
pipeline,
6-66
register file,
4-9
sequencer,
4-9
STATDA0 bit,
21-14
STATDA1 bit,
21-14
states
idle,
3-2
reset,
3-2
STATIA0 bit,
21-14
STATIA1 bit,
21-14
STATIA2 bit,
21-14
STATIA3 bit,
21-14
STATIA4 bit,
21-14
STATIA5 bit,
21-14
static random access memory. See SRAM
status flags, arithmetic, summarized,
1-15
status registers,
3-4
sticky A0 overflow (AV0S) bit,
2-25
sticky A1 overflow (AV1S) bit,
2-25
sticky dreg overflow (VS) bit,
2-25
sticky overflow arithmetic status flag,
1-15
STI (enable interrupts) instruction,
6-74
,
16-15
store
operation,
6-66
ordering,
6-67
store byte instruction,
8-54
,
C-27
store data register instruction,
C-24
store high data register half instruction,
8-45
,
C-25
store instructions,
8-1
store byte,
8-54
,
C-27
store data register,
8-40
,
C-24
store high data register half,
8-45
,
C-25
store low data register half,
8-49
,
C-26
store pointer register,
8-37
,
C-23
table of,
C-16
store low data register half instruction,
8-49
,
C-26
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...