Index
I-2
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
accumulators
(continued)
extension registers A0.x and A1.x,
9-15
initializing,
8-4
overflow arithmetic status flags,
1-15
,
C-7
result registers A[1: 0],
2-8
,
2-36
,
2-43
saturation quantity,
1-12
sticky overflow arithmetic status flag,
1-15
accumulator to D-register move
instruction,
9-2
option flags,
9-4
accumulator to half D-register move
instruction,
9-19
ACO_COPY bit,
2-25
+ (add) operator,
18-13
,
19-18
+|+ (vector add / add) operator,
19-18
add immediate instruction,
15-16
,
C-59
add instructions,
15-6
,
C-55
add,
C-55
add immediate,
15-16
,
C-59
add on sign,
19-3
,
C-107
add with shift,
14-2
,
C-46
dual 16-bit add / clip,
C-102
quad 8-bit add,
C-103
vector add / subtract,
19-18
,
C-107
add on (SIGN) instruction,
19-3
,
C-107
address arithmetic unit. See AAU
address calculation (AC),
4-7
address collision, SRAM,
6-27
addressing
See also auto-decrement; auto-increment;
bit-reversed; circular-buffer; indexed;
indirect; modified; post-increment;
post-modify; pre-modify; DAG (data
address generator)
bit-reversed addresses,
5-15
circular buffer,
5-12
indexed,
5-8
modes,
5-18
addressing
(continued)
post-modify,
5-11
pre-modify stack pointer,
5-11
transfers supported (table),
5-17
address-modify operation,
5-15
address pointer registers. See pointer
registers (P[5:0])
address-tag compare operation,
6-13
+|– (vector add / subtract) operator,
19-18
add/subtract - prescale down instruction,
15-10
,
C-58
add/subtract - prescale up instruction,
15-13
,
C-59
add with shift instruction,
14-2
,
C-46
ADSP-BF535 processor
flags,
A-2
MMRs,
6-73
special considerations,
A-1
ADSP-BF53x processor arithmetic,
2-5
ALIGN16 (byte align) instruction,
18-3
ALIGN24 (byte align) instruction,
18-3
ALIGN8 (byte align) instruction,
18-3
alignment
ALIGN16 (byte align) instruction,
18-3
ALIGN24 (byte align) instruction,
18-3
ALIGN8 (byte align) instruction,
18-3
exceptions,
6-71
memory operations,
6-71
alignment exceptions
disabling,
5-16
when triggered,
5-10
allocating system stack,
4-56
allreg syntax convention,
10-2
ALU, video,
2-1
ALU0 carry (AC0) bit,
2-25
ALU1 carry (AC1) bit,
2-25
ALU (arithmetic logic unit),
2-26
to
2-35
arithmetic,
2-14
arithmetic formats,
2-16
data types,
2-14
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...