ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-31
Index
rounding
(continued)
instructions for different bit boundaries,
2-24
round-to-nearest defined,
1-19
setting mode,
2-2
unbiased,
1-19
,
2-19
rounding mode (RND_MOD) bit,
2-25
round robin scheduling,
6-51
round to half-word (RND) instruction. See
RND
round-to-nearest rounding,
1-19
,
2-22
RST (reset interrupt) bit,
4-40
,
4-41
,
4-46
RTC (real-time clock),
3-12
RTE (return from emulation) instruction,
4-10
,
7-10
RTI (return from interrupt) instruction,
4-10
,
4-45
,
7-10
RTN (return from NMI) instruction,
4-10
,
7-10
RTS (return from subroutine) instruction,
4-10
,
7-10
RTX (return from exception) instruction,
4-10
,
7-10
RW (read / write access) bit,
6-21
S
SAA. See quad 8-bit subtract-absolute
value-accumulate operations
saturate accumulator at 32-bit word
boundary (W32)
multiply and multiply-accumulate to
accumulator instruction,
15-53
use with modify instructions,
15-34
,
15-37
use with multiply instructions,
15-53
saturate instruction,
15-80
,
C-95
saturation
16-bit register range,
1-18
32-bit register range,
1-18
40-bit register range,
1-18
saturation
(continued)
accumulator,
1-12
defined,
1-17
saving loops, example,
4-27
SBNK[1:0] (subbank access) field,
6-21
scalar operations,
19-38
,
19-41
scene_reg bit field extraction instruction,
13-16
scratchpad data memory (SRAM),
6-4
,
6-47
SDRAM (synchronous dynamic random
access memory),
1-5
,
1-6
SEARCH (vector search) instruction,
19-50
,
C-138
self-nesting interrupt enable (SNEN) bit,
21-26
SEQSTAT (sequencer status) register,
4-6
,
4-59
,
16-3
,
16-8
sequencer registers,
3-4
sequencer stalls,
4-9
sequencer status (SEQSTAT) register. See
SEQSTAT
sequential registers or bits, range of,
notation convention,
C-5
servicing interrupt,
4-48
set, definition,
6-75
set associative,
6-76
SET index field,
6-21
set index field,
6-21
,
6-40
SFTRESET (software reset) bit,
4-59
shared interrupt,
4-37
,
4-55
shifter,
2-1
,
2-48
to
2-56
arithmetic formats,
2-17
data types,
2-15
diagram,
1-2
field deposit,
2-52
field extract,
2-52
immediate shifts, defined,
2-49
,
2-50
immediate shifts, example,
2-49
,
2-51
instruction effects on status flags,
2-53
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...