Vector Operations Instructions
C-122
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
Vector Multiply and
Multiply-Accumulate
0xC080 0000—
0xC083 DE3F
1 1 0 0 0 0 0 0 1 0 0 0 0 0
op1
Dreg
half 1 0
op0
Dreg
half 0 0 0 0
src_reg_
0 Dreg #
src_reg_
1 Dreg #
A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi ,
A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi (FU)
Vector Multiply and
Multiply-Accumulate
0xC100 0000—
0xC103 DE3F
1 1 0 0 0 0 0 1 0 0 0 0 0 0
op1
Dreg
half 1 0
op0
Dreg
half 0 0 0 0
src_reg_
0 Dreg #
src_reg_
1 Dreg #
A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi ,
A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi (IS)
Vector Multiply and
Multiply-Accumulate
0xC060 0000—
0xC063 DE3F
1 1 0 0 0 0 0 0 0 1 1 0 0 0
op1
Dreg
half 1 0
op0
Dreg
half 0 0 0 0
src_reg_
0 Dreg #
src_reg_
1 Dreg #
A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi ,
A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi (W32)
Vector Multiply and
Multiply-Accumulate
0xC010 0000—
0xC013 DE3F
1 1 0 0 0 0 0 0 0 0 0 1 0 0
op1
Dreg
half 1 0
op0
Dreg
half 0 0 0 0
src_reg_
0 Dreg #
src_reg_
1 Dreg #
A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi ,
A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi (M)
Vector Multiply and
Multiply-Accumulate
0xC070 0000—
0xC073 DE3F
1 1 0 0 0 0 0 0 0 1 1 1 0 0
op1
Dreg
half 1 0
op0
Dreg
half 0 0 0 0
src_reg_
0 Dreg #
src_reg_
1 Dreg #
NOTE: When issuing compatible load/store instructions in parallel with a Vector Multiply and Multi-
ply-Accumulate instruction, add 0x0800 0000 to the Vector Multiply and Multiply-Accumulate opcode.
NOTE: The ranges of these vector opcodes naturally overlaps with the component scalar Multiply and
Multiply-Accumulate opcodes. In fact, each vector opcode is the logical “OR” of the two component sca-
lar opcodes.
A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi ,
A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi (W32, M)
Table C-21. Vector Operations Instructions (Sheet 16 of 33)
Instruction
and Version
Opcode
Range
Bin
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...