ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-23
Index
MMR (memory-mapped register),
6-72
to
6-74
accessibility,
6-73
ADSP-BF535,
6-73
internal memory space,
6-2
interrupt service routines,
4-3
I/O devices,
1-6
location of core events,
4-42
restriction on reading,
3-1
space configuration,
6-30
MMU (memory management unit),
6-45
application,
6-52
exception,
6-53
exception handler,
6-50
,
6-51
on reset,
6-52
purpose,
1-4
MNOP (32-bit no op) instruction, parallel
instruction issues,
20-2
mode control pins,
3-13
modes
ADSP-BF535,
A-1
emulation,
1-4
,
3-1
,
4-45
identifying,
3-2
operation,
1-4
supervisor,
1-4
,
3-1
transitional conditions,
3-2
user,
1-4
,
3-1
modified, definition,
6-75
modified addressing,
5-5
modified data cache line,
6-34
modify address,
5-2
modify – decrement instruction,
15-34
,
C-61
modify – increment instruction,
15-37
,
C-61
modify instructions
modify – decrement,
15-34
,
C-61
modify – increment,
15-37
,
C-61
modify registers (M[3:0]),
5-8
DAGs and circular buffering,
5-12
defined,
1-14
description,
C-3
explained,
5-3
function in circular addressing,
1-21
load data register,
8-10
modify – decrement instructions,
15-34
modify – increment instructions,
15-37
store data register,
8-40
used to increment Ireg,
1-21
modulo addressing,
1-21
mostreg, syntax,
10-8
move byte – sign-extended instruction,
9-25
,
C-36
move byte – zero-extended instruction,
9-23
,
C-36
move conditional (move CC) instruction,
9-8
,
11-12
,
C-31
,
C-41
move half to full word – sign-extended
instruction,
9-10
,
C-31
move half to full word – zero-extended
instruction,
9-13
,
C-31
move instructions,
C-28
move register half instruction,
9-15
,
C-32
move register instruction,
9-2
,
C-28
M-registers (modify),
5-8
Mreg. See modify registers (M[3:0])
multi-cycle instructions,
4-9
multi-issue instruction,
4-9
,
20-1
,
20-6
multi-issue operations, AAU instructions,
5-24
multiple exceptions, for an instruction,
4-65
multiple interrupt sources
mapping,
4-55
sharing single core interrupt,
4-32
multiplier
accumulator result registers A[1: 0],
2-36
,
2-37
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...