ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-15
Index
ICPLB_FAULT_ADDR (ICPLB fault
address) register,
6-63
ICPLB_STATUS (ICPLB status) register,
6-61
,
6-62
identifying processor mode,
3-2
IDLE (idle) instruction,
3-9
,
16-3
,
16-14
,
16-16
,
A-1
,
C-99
idle state
defined,
3-9
processor mode,
3-2
program flow,
4-2
transition to,
3-10
wake up core from,
4-34
IF1 (instruction fetch 1),
4-7
IF2 (instruction fetch 2),
4-7
IF3 (instruction fetch 3),
4-7
IF3 stage,
4-9
IF CC instruction,
9-8
IF CC JUMP instruction,
7-5
I-fetch access exception,
4-65
I-fetch CPLB miss,
4-65
I-fetch misaligned access,
4-65
I-fetch multiple CPLB hits,
4-65
I-fetch protection violation,
4-65
IFLUSH (instruction cache flush)
instruction,
6-6
,
6-18
,
17-9
,
C-101
ILAT (core interrupt latch) register
diagram
EXCPT instruction,
16-20
latched interrupt request,
4-39
system interrupt processing,
4-31
illegal combination, exception type,
4-66
illegal use protected resource,
4-66
ILOC[3:0] (cache way lock) field,
6-5
,
6-7
,
6-17
IMASK (core interrupt mask) register,
4-31
,
6-74
IMC (L1 instruction memory
configuration) bit,
6-6
,
6-7
,
6-19
IMEM_CONTROL (instruction memory
control) register,
6-5
,
6-47
imm16 constant,
8-4
imm3 constant,
11-6
imm6 constant,
14-21
imm7 constant,
8-4
,
15-16
immediate constant,
C-5
immediate shift
defined,
2-50
example,
2-49
,
2-51
immediate values, designation,
1-11
implementation[15:0] field,
21-27
index, definition,
6-75
indexed addressing
example,
5-8
with immediate offset,
5-10
index registers (I[3:0])
add immediate instructions,
15-16
addresses,
5-8
defined,
1-14
,
5-12
description,
1-21
,
C-3
example,
5-3
function in circular addressing,
1-21
load data register,
8-10
load high data register half,
8-23
,
8-27
modify – decrement instructions,
15-34
modify – increment instructions,
15-37
store data register,
8-40
store high data register half,
8-45
store low data register half,
8-49
subtract immediate instruction,
15-90
indirect branch address,
4-11
initialization
loop registers,
7-15
of data address registers,
5-4
of interrupts,
4-34
of length registers,
5-4
inner loops,
4-25
input/output loop performance,
1-21
inputs and outputs (ALU),
2-26
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...