Index
I-22
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
LRUPRIORST (LRU priority reset) bit,
6-5
,
6-7
LSETUP (loop setup) instruction,
4-22
,
7-13
LSHIFT...BY instruction,
14-14
,
19-28
LSHIFT (logical shift) instruction,
2-48
,
14-14
LT (loop top) register,
1-13
,
4-22
,
4-24
M
MAC (multiplier-accumulator),
2-35
to
2-48
See also multiply without accumulate
A0, A1,
2-46
capabilities,
1-3
combining MAC0 and MAC1
operations in vector instructions,
19-41
defined,
1-14
description summary,
C-3
dual operations,
2-47
dual operations example,
2-47
mixed mode option (M),
15-43
,
15-48
,
15-55
,
15-64
,
15-70
,
19-38
,
19-41
multicycle 32-bit instruction,
2-46
major architectural change[7:0] field,
21-27
manual, conventions,
xxxvi
mapping multiple interrupt sources,
4-55
maximum instruction,
C-60
maximum instructions
maximum,
15-30
,
C-60
vector maximum,
19-32
,
C-115
MAX (vector maximum) instruction,
15-30
,
19-32
media access control, See MAC
memory
See also cache; level 1 (L1) memory; level
1 (L1) data memory; level 1 (L1)
instruction memory; level 2 (L2)
memory
access limit,
1-5
address alignment,
5-16
architecture,
6-2
to
6-4
architecture of,
1-4
DMA controller,
1-5
external,
1-6
instruction storage,
6-65
internal,
1-5
L1 data,
6-24
to
6-38
level 2 (L2),
6-43
management,
6-45
nonaligned operations,
6-71
off-chip,
1-5
,
1-6
page descriptor table,
6-50
pages,
6-48
protected,
3-5
protected regions,
6-54
protection and properties,
6-45
to
6-63
protection between tasks,
6-52
protection in user mode,
6-53
terminology,
6-74
to
6-76
transaction model,
6-65
memory management unit. See MMU
memory-mapped register. See MMR
memory pages,
6-48
minimum instructions,
C-61
minimum,
15-32
,
C-61
vector minimum,
C-115
minimum (MIN) instruction,
15-32
vector minimum,
19-35
MIN (vector minimum) instruction,
15-32
,
19-35
mixed mode option (M),
15-43
,
15-48
,
15-55
,
15-64
,
15-70
mixed-multiply mode,
2-41
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...