Index
I-20
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
latency
in interrupt processing,
4-34
level 2 (L2) memory,
6-4
,
6-44
servicing events,
4-56
when servicing interrupts,
4-48
LB (loop bottom) register,
1-14
,
4-22
,
4-24
LC (loop count) register,
1-14
,
4-22
,
4-24
leaf functions,
4-14
least recently used (LRU) algorithm
definition,
6-75
length (Lreg) registers, description,
C-3
length registers, initialization,
5-4
length registers (L[3:0]),
5-3
,
5-8
,
5-13
defined,
1-14
description,
1-22
function in circular addressing,
1-22
level 1 (L1) data memory,
6-24
to
6-38
architecture,
6-27
traffic,
6-24
level 1 (L1) instruction memory,
6-5
to
6-19
bank architecture,
6-8
configuration,
6-10
DAG reference exception,
6-7
enabled as cache,
6-53
instruction cache,
6-10
organization,
6-10
subbank organization,
6-5
level 1 (L1) memory,
1-4
See also level 1 (L1) data memory; level 1
(L1) instruction memory
about,
6-3
address alignment,
6-7
data cache,
6-29
definition,
6-75
frequency,
6-4
overview,
6-2
scratchpad data SRAM,
6-4
level 2 (L2) memory
CCLK cycles,
6-1
defined,
1-5
,
6-43
enabling cache,
6-6
latency,
6-4
,
6-44
latency with cache off,
6-45
latency with cache on,
6-44
non-cacheable,
6-45
overview,
6-4
line fill
buffers,
6-15
,
6-34
cache,
6-14
linkage instruction,
10-17
,
C-38
linkage instructions. See LINK, UNLINK
LINK instruction
code sequence,
4-17
subroutine example,
4-18
syntax,
10-17
little endian, definition,
6-75
little endian byte order,
2-13
load
operation,
6-66
ordering,
6-67
load byte – sign-extended instruction,
8-34
,
C-22
load byte – zero-extended instruction,
8-31
,
C-22
load data register instruction,
8-10
,
C-17
load half-word – sign-extended instruction,
8-19
,
C-20
load half-word – zero-extended instruction,
8-15
,
C-19
load high data register half instruction,
8-23
,
C-20
load immediate instruction,
8-3
,
C-16
load instructions,
8-1
load byte – sign-extended,
8-34
,
C-22
load byte – zero-extended,
8-31
,
C-22
load half-word – sign-extended,
8-19
,
C-20
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...