ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-19
Index
interrupts
(continued)
NMI, return from (RTN instruction),
7-10
non-nested,
4-51
peripheral,
4-30
popping RETI from stack,
10-3
priority,
16-17
priority watermark,
6-35
processing,
4-3
,
4-31
program flow,
4-2
return from interrupt (RTI) instruction,
7-10
,
7-11
servicing,
4-48
shared,
4-37
sources, peripheral,
4-35
supported by CEC,
1-8
uninterruptable instructions,
7-11
,
10-6
,
10-15
,
10-18
,
16-23
vector,
16-17
interrupt service routine, determining
source of interrupt,
4-36
invalidation of instruction cache,
6-18
invalid data cache line,
6-34
,
6-75
I/O memory space,
1-6
IPEND (core interrupts pending) register
IPRIO (interrupt priority) register,
6-35
IPRIO_MARK[0:3] (priority watermark)
field,
6-36
I-registers (index),
5-8
Ireg registers. See index registers
ISR (interrupt service routine)
multiple interrupt sources,
4-32
using hardware loops,
4-28
ITEST_COMMAND (instruction test
command) register,
6-21
ITEST_DATAx (instruction test data)
registers,
6-22
,
17-2
IVGn bits,
4-39
,
4-40
,
4-41
IVHW (hardware error) bit,
4-39
,
4-40
,
4-41
,
4-59
IVTMR (core timer interrupt) bit,
4-39
,
4-40
,
4-41
,
4-47
J
JTAG port,
3-16
JUMP.0 (unknown) instruction,
4-11
JUMP instruction
conditional,
4-10
conditional jump,
7-5
contrasted with CALL,
4-10
indirect,
4-12
opcodes,
C-13
range,
4-11
syntax,
7-2
JUMP.L (long jump) instruction,
4-11
jumps, program flow,
4-1
JUMP.S (short jump) instruction,
4-11
L
L1 data
memory, defined,
1-5
memory controller registers,
B-1
SRAM,
6-27
L1 data cache bank select (DCBS) bit,
6-25
,
6-26
,
6-29
,
6-31
L1 data memory configure (DMC[1:0])
field,
6-25
,
6-27
,
6-30
,
6-38
L1 instruction memory configuration
(IMC) bit,
1-5
,
6-6
,
6-7
,
6-19
L1 instruction memory controller registers,
B-4
L1 memory,
1-4
,
1-5
See also level 1 (L1) memory; level 1 (L1)
data memory; level 1 (L1) instruction
memory
L1 scratchpad RAM, defined,
1-5
L2 (level 2) memory, defined,
1-5
L2 memory. See level 2 (L2) memory
latched interrupt request,
4-39
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...