ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-37
Index
V
valid, definition,
6-76
VALID bit,
6-42
cache line replacement,
6-15
clearing,
6-37
figure,
6-23
function,
6-11
instruction cache invalidation,
6-18
V bit,
2-25
,
2-38
V_COPY bit,
2-25
vector absolute value (ABS) instruction,
19-15
,
C-107
vector add / subtract instruction,
19-18
,
C-107
vector arithmetic shift instruction,
19-23
,
C-114
vector couplet,
19-38
,
19-41
vector instructions
vector absolute value (ABS) instruction,
19-15
,
C-107
vector add / subtract,
19-18
,
C-107
vector arithmetic shift,
19-23
,
C-114
vector logical shift,
19-28
,
C-115
vector maximum,
19-32
,
C-115
vector minimum,
19-35
,
C-115
vector multiply,
19-38
,
C-115
vector multiply and
multiply-accumulate,
19-41
,
C-121
vector pack,
19-48
,
C-138
vector search,
19-50
,
C-138
vector interrupt,
16-17
vector logical shift instruction,
19-28
,
C-115
vector maximum (MAX) instruction,
19-32
,
C-115
vector minimum (MIN) instruction,
19-35
,
C-115
vector multiply and multiply-accumulate
instruction,
19-41
,
C-121
vector multiply instruction,
19-38
,
C-115
vector negate (two’s-complement)
instruction,
19-46
,
C-138
vector operations instructions,
C-107
vector pack (PACK) instruction,
19-48
,
C-138
vector search (SEARCH) instruction,
19-50
,
C-138
victim, definition,
6-76
victim buffers,
6-34
video ALU (arithmetic logic unit)
instructions,
5-16
operations,
2-35
video ALUs,
2-1
video bit field operations,
13-10
,
13-16
video information, processing,
2-35
video pixel operations instructions,
C-102
video pixels, instructions,
18-1
VIT_MAX (compare-select) instruction,
19-8
,
C-107
Von-Neumann architecture,
6-1
V (overflow for data register results copy),
1-15
VS (sticky overflow for data register
results),
1-15
,
2-25
,
2-38
W
WAKEUP signal,
3-10
watchdog timer
reset source and result,
3-12
software reset method,
3-14
watchpoint match,
4-65
watchpoint registers,
B-8
watchpoints
data,
21-3
instruction-address-range,
21-2
watchpoint status (WPSTAT) register,
21-14
watchpoint unit,
21-1
to
21-14
code patching,
21-5
data address watchpoints,
21-10
Summary of Contents for ADSP-BF53x Blackfin
Page 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Page 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...