Revision history
RM0090
1726/1731
DocID018909 Rev 11
20-Oct-2015
11
Reset and clock controller (RCC)
Updated STM32F405/407/415/417xx
Updated
General purpuse I/O (GPIOs)
Changed definition of OSPEEDR bits in
output speed register (GPIOx_OSPEEDR) (x = A..I/J/K)
.
L
CD-TFT display controller (LTDC):
Changed LRDC_IER into LTDC_IER in
.
Updated AHBP[11:0], AAV[11:0 and TOTALW[11:0 in
Controller area network (bxCAN):
Updated
Section 32.3.4: Acceptance filters
Flexible static memory controller (FSMC)
Updated BUSTURN description in
Section : SRAM/NOR-Flash write
timing registers 1..4 (FSMC_BWTR1..4)
Flash chip-select timing registers 1..4 (FSMC_BTR1..4)
Updated note related to IRS and IFS bits in
and interrupt register 2..4 (FSMC_SR2..4)
.
Flexible memory controller (FMC)
Updated paragraph related to the cacheable read FIFO in
Updated BUSTURN description in
Section : SRAM/NOR-Flash write
timing registers 1..4 (FMC_BWTR1..4)
Flash chip-select timing registers 1..4 (FMC_BTR1..4)
.
Updated note related to IRS and IFS bits in
and interrupt register 2..4 (FMC_SR2..4)
.
Real-time clock (RTC2)
Updated WUCKSEL prescaler input in
Section : Programming the wakeup timer
Updated WUTWF bit definition in
Section 26.6.4: RTC initialization
Table 310. Document revision history (continued)
Date
Ver
s
ion
Chan
g
e
s