DMA controller (DMA)
RM0090
338/1731
DocID018909 Rev 11
0x0030
DMA_S1PAR
PA[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0034
DMA_S1M0A
R
M0A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0038
DMA_S1M1AR
M1A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x003C
DMA_S1FCR
Reserved
FEIE
Reserved
FS[2:0]
DMDIS
FTH
[1:0]
Reset value
0
1
0
0
0
0
1
0x0040
DMA_S2CR
Reserved
CHSE
L
[2:
0
]
MB
URST[1:
0]
PBURST[
1:
0]
ACK
CT
DBM
P
L
[1
:0
]
P
INCOS
M
S
IZE
[1:
0]
P
S
IZE
[1
:0
]
MI
N
C
PI
N
C
CI
R
C
DIR
[1:
0
]
PFCTR
L
TCI
E
HTIE
TE
IE
DMEIE
EN
Reset value
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0044
DMA_S2NDTR
Reserved
NDT[15:.]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0048
DMA_S2PAR
PA[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x004C
DMA_S2M0AR
M0A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0050
DMA_S2M1AR
M1A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0054
DMA_S2FCR
Reserved
FEI
E
Re
se
rved
FS[2:0]
DMDIS
FTH
[1:0]
Reset value
0
1
0
0
0
0
1
0x0058
DMA_S3CR
Reserved
CHSE
L
[2
:0]
MBURST[
1:
0]
PB
URST[1
:0]
AC
K
CT
DBM
PL
[1
:0]
PINCOS
MSI
Z
E[
1:0
]
PS
IZ
E[
1
:0
]
MI
NC
PI
NC
CIRC
DIR[1
:0]
PFCTRL
TCIE
HTIE
TEIE
DMEIE
EN
Reset value
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x005C
DMA_S3NDTR
Reserved
NDT[15:.]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0060
DMA_S3PAR
PA[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0064
DMA_S3M0AR
M0A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 51. DMA register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0