Reset and clock control for STM32F405xx/07xx and STM32F415xx/17xx(RCC)
RM0090
246/1731
DocID018909 Rev 11
Bits 31:30 Reserved, must be kept at reset value.
Bit 29
DACEN:
DAC interface clock enable
Set and cleared by software.
0: DAC interface clock disabled
1: DAC interface clock enable
Bit 28
PWREN:
Power interface clock enable
Set and cleared by software.
0: Power interface clock disabled
1: Power interface clock enable
Bit 27 Reserved, must be kept at reset value.
Bit 26
CAN2EN:
CAN 2 clock enable
Set and cleared by software.
0: CAN 2 clock disabled
1: CAN 2 clock enabled
Bit 25
CAN1EN:
CAN 1 clock enable
Set and cleared by software.
0: CAN 1 clock disabled
1: CAN 1 clock enabled
Bit 24 Reserved, must be kept at reset value.
Bit 23
I2C3EN:
I2C3 clock enable
Set and cleared by software.
0: I2C3 clock disabled
1: I2C3 clock enabled
Bit 22
I2C2EN:
I2C2 clock enable
Set and cleared by software.
0: I2C2 clock disabled
1: I2C2 clock enabled
Bit 21
I2C1EN:
I2C1 clock enable
Set and cleared by software.
0: I2C1 clock disabled
1: I2C1 clock enabled
Bit 20
UART5EN:
UART5 clock enable
Set and cleared by software.
0: UART5 clock disabled
1: UART5 clock enabled
Bit 19
UART4EN:
UART4 clock enable
Set and cleared by software.
0: UART4 clock disabled
1: UART4 clock enabled
Bit 18
USART3EN:
USART3 clock enable
Set and cleared by software.
0: USART3 clock disabled
1: USART3 clock enabled