DocID018909 Rev 11
13/1731
RM0090
Contents
39
Combined regular/injected simultaneous mode . . . . . . . . . . . . . . . . . . 413
Combined regular simult alternate trigger mode . . . . . . . . . . 414
13.13.1 ADC status register (ADC_SR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 418
13.13.2 ADC control register 1 (ADC_CR1) . . . . . . . . . . . . . . . . . . . . . . . . . . . 419
13.13.3 ADC control register 2 (ADC_CR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . 421
13.13.4 ADC sample time register 1 (ADC_SMPR1) . . . . . . . . . . . . . . . . . . . . 423
13.13.5 ADC sample time register 2 (ADC_SMPR2) . . . . . . . . . . . . . . . . . . . . 423
13.13.6 ADC injected channel data offset register x (ADC_JOFRx) (x=1..4) . . 424
13.13.7 ADC watchdog higher threshold register (ADC_HTR) . . . . . . . . . . . . . 424
13.13.8 ADC watchdog lower threshold register (ADC_LTR) . . . . . . . . . . . . . . 425
13.13.9 ADC regular sequence register 1 (ADC_SQR1) . . . . . . . . . . . . . . . . . 425
13.13.10 ADC regular sequence register 2 (ADC_SQR2) . . . . . . . . . . . . . . . . . 426
13.13.11 ADC regular sequence register 3 (ADC_SQR3) . . . . . . . . . . . . . . . . . 426
13.13.12 ADC injected sequence register (ADC_JSQR) . . . . . . . . . . . . . . . . . . 427
13.13.13 ADC injected data register x (ADC_JDRx) (x= 1..4) . . . . . . . . . . . . . . 427
13.13.14 ADC regular data register (ADC_DR) . . . . . . . . . . . . . . . . . . . . . . . . . 428
13.13.15 ADC Common status register (ADC_CSR) . . . . . . . . . . . . . . . . . . . . . 428
13.13.16 ADC common control register (ADC_CCR) . . . . . . . . . . . . . . . . . . . . . 429
13.13.17 ADC common regular data register for dual and triple modes
Digital-to-analog converter (DAC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 435
DAC functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 437
DAC channel enable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 437
DAC output buffer enable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 437
DAC output voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 439