USB on-the-go high-speed (OTG_HS)
RM0090
1408/1731
DocID018909 Rev 11
OTG_HS interrupt mask register (OTG_HS_GINTMSK)
Address offset: 0x018
Reset value: 0x0000 0000
This register works with the Core interrupt register to interrupt the application. When an
interrupt bit is masked, the interrupt associated with that bit is not generated. However, the
Core Interrupt (OTG_HS_GINTSTS) register bit corresponding to that interrupt is still set.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
WU
IM
SRQI
M
DIS
C
INT
CIDS
C
H
GM
Reser
ve
d
PTXFE
M
HC
IM
PR
TI
M
Reser
ve
d
FS
USPM
IP
XF
RM/I
IS
OO
XF
RM
II
SOI
X
F
R
M
OEP
INT
IE
PI
NT
EPMI
S
M
Reser
ve
d
EO
PFM
IS
O
O
D
R
PM
ENUMDNEM
U
S
BR
ST
USBSUS
P
M
ESUS
P
M
Reser
ve
d
G
O
NAKEFFM
G
IN
A
KEFFM
NPTXFEM
RXFL
VL
M
SO
FM
OT
GI
NT
MMI
SM
Reser
ve
d
rw rw rw rw
rw rw
r
rw rw rw rw rw rw
rw rw rw rw rw rw
rw rw rw rw rw rw rw
Bit 31
WUIM:
Resume/remote wakeup detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and peripheral modes.
Bit 30
SRQIM:
Session request/new session detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and peripheral modes.
Bit 29
DISCINT:
Disconnect detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and peripheral modes.
Bit 28
CIDSCHGM:
Connector ID status change mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and peripheral modes.
Bit 27 Reserved, must be kept at reset value.
Bit 26
PTXFEM:
Periodic TxFIFO empty mask
0: Masked interrupt
1: Unmasked interrupt
Note: Only accessible in host mode.
Bit 25
HCIM:
Host channels interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Only accessible in host mode.
Bit 24
PRTIM:
Host port interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Only accessible in host mode.
Bit 23 Reserved, must be kept at reset value.