DocID018909 Rev 11
999/1731
RM0090
Universal synchronous asynchronous receiver transmitter (USART)
1010
30.5
USART mode configuration
30.6 USART
registers
Refer to
Section: List of abbreviations for registers
for a list of abbreviations used in register
descriptions.
The peripheral registers have to be accessed by half-words (16 bits) or words (32 bits).
30.6.1 Status
register
(USART_SR)
Address offset: 0x00
Reset value: 0x00C0 0000
Table 147. USART mode configuration
(1)
1. X = supported; NA = not applicable.
USART modes
USART
1
USART
2
USART
3
UART4
UART5
USART
6
Asynchronous mode
X
X
X
X
X
X
Hardware flow control
X
X
X
NA
NA
X
Multibuffer communication (DMA)
X
X
X
X
X
X
Multiprocessor communication
X
X
X
X
X
X
Synchronous
X
X
X
NA
NA
X
Smartcard
X
X
X
NA
NA
X
Half-duplex (single-wire mode)
X
X
X
X
X
X
IrDA
X
X
X
X
X
X
LIN
X
X
X
X
X
X
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CTS
LBD
TXE
TC
RXNE
IDLE
ORE
NF
FE
PE
rc_w0
rc_w0
r
rc_w0
rc_w0
r
r
r
r
r