DocID018909 Rev 11
RM0090
Contents
39
Backup domain reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151
System clock (SYSCLK) selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . 156
Clock security system (CSS) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 157
Internal/external clock measurement using TIM5/TIM11 . . . . . . . . . . . 158
RCC clock control register (RCC_CR) . . . . . . . . . . . . . . . . . . . . . . . . . 161
RCC PLL configuration register (RCC_PLLCFGR) . . . . . . . . . . . . . . . 163
RCC clock configuration register (RCC_CFGR) . . . . . . . . . . . . . . . . . 165
RCC clock interrupt register (RCC_CIR) . . . . . . . . . . . . . . . . . . . . . . . 167
RCC AHB1 peripheral reset register (RCC_AHB1RSTR) . . . . . . . . . . 170
RCC AHB2 peripheral reset register (RCC_AHB2RSTR) . . . . . . . . . . 173
RCC AHB3 peripheral reset register (RCC_AHB3RSTR) . . . . . . . . . . 174
RCC APB1 peripheral reset register (RCC_APB1RSTR) . . . . . . . . . . 174
RCC APB2 peripheral reset register (RCC_APB2RSTR) . . . . . . . . . . 178
RCC AHB1 peripheral clock register (RCC_AHB1ENR) . . . . . . . . . . . 180
RCC AHB2 peripheral clock enable register (RCC_AHB2ENR) . . . . . 182
RCC AHB3 peripheral clock enable register (RCC_AHB3ENR) . . . . . 183
RCC APB1 peripheral clock enable register (RCC_APB1ENR) . . . . . 183
RCC APB2 peripheral clock enable register (RCC_APB2ENR) . . . . . 187