Contents
RM0090
DocID018909 Rev 11
10.3.16 Summary of the possible DMA configurations . . . . . . . . . . . . . . . . . . . 324
DMA low interrupt status register (DMA_LISR) . . . . . . . . . . . . . . . . . . 327
DMA high interrupt status register (DMA_HISR) . . . . . . . . . . . . . . . . . 328
DMA low interrupt flag clear register (DMA_LIFCR) . . . . . . . . . . . . . . 329
DMA high interrupt flag clear register (DMA_HIFCR) . . . . . . . . . . . . . 329
DMA stream x configuration register (DMA_SxCR) (x = 0..7) . . . . . . . 330
DMA stream x number of data register (DMA_SxNDTR) (x = 0..7) . . . 333
DMA stream x peripheral address register (DMA_SxPAR) (x = 0..7) . 334
DMA stream x memory 0 address register (DMA_SxM0AR) (x = 0..7) 334
DMA stream x memory 1 address register (DMA_SxM1AR) (x = 0..7) 334
10.5.10 DMA stream x FIFO control register (DMA_SxFCR) (x = 0..7) . . . . . . 335
Chrom-Art Accelerator™ controller (DMA2D) . . . . . . . . . . . . . . . . . . 341
DMA2D main features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 342
DMA2D functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 342
DMA2D foreground and background FIFOs . . . . . . . . . . . . . . . . . . . . 343
DMA2D foreground and background pixel format converter (PFC) . . . 344
DMA2D foreground and background CLUT interface . . . . . . . . . . . . . 346
DMA2D output PFC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 347
DMA2D output FIFO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 348
DMA2D AHB master port timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 348
11.3.12 DMA2D transfer control (start, suspend, abort and completion) . . . . . 352