Revision history
RM0090
1712/1731
DocID018909 Rev 11
19-Feb-2013
4
(continued)
FSMC
:
Updated write FIFO size in
Section 36.1: FSMC main features
.
Updated
Figure 432: FSMC block diagram
.
Updated
Section 36.5.4: NOR Flash/PSRAM controller
.
Modified differences between Mode B and mode 1 in
Modified differences between Mode C and mode 1 in
Modified differences between Mode D and mode 1 in
D - asynchronous access with extended address
Updated NWAIT signal in
Figure 447: Asynchronous wait during a
Figure 448: Asynchronous wait during a write access
Figure 449: Wait configurations
,
multiplexed read mode - NOR, PSRAM (CRAM)
, and
Synchronous multiplexed write mode - PSRAM (CRAM)
Updated
Table 195
to
Table 214
.
Updated
Section : SRAM/NOR-Flash chip-select control registers
DEBUG
Updated
Figure 483: Block diagram of STM32 MCU and Cortex®-
M4 with FPU-level debug support
.
Table 310. Document revision history (continued)
Date
Ver
s
ion
Chan
g
e
s