DocID018909 Rev 11
11/1731
RM0090
Contents
39
DMA2D control register (DMA2D_CR) . . . . . . . . . . . . . . . . . . . . . . . . 354
DMA2D Interrupt Status Register (DMA2D_ISR) . . . . . . . . . . . . . . . . 356
DMA2D interrupt flag clear register (DMA2D_IFCR) . . . . . . . . . . . . . . 357
DMA2D foreground memory address register (DMA2D_FGMAR) . . . 358
DMA2D foreground offset register (DMA2D_FGOR) . . . . . . . . . . . . . . 358
DMA2D background memory address register (DMA2D_BGMAR) . . 359
DMA2D background offset register (DMA2D_BGOR) . . . . . . . . . . . . . 359
DMA2D foreground PFC control register (DMA2D_FGPFCCR) . . . . . 359
DMA2D foreground color register (DMA2D_FGCOLR) . . . . . . . . . . . . 362
11.5.10 DMA2D background PFC control register (DMA2D_BGPFCCR) . . . . 363
11.5.11 DMA2D background color register (DMA2D_BGCOLR) . . . . . . . . . . . 365
11.5.12 DMA2D foreground CLUT memory address register
(DMA2D_FGCMAR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 365
11.5.13 DMA2D background CLUT memory address register
(DMA2D_BGCMAR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 366
11.5.14 DMA2D output PFC control register (DMA2D_OPFCCR) . . . . . . . . . . 366
11.5.15 DMA2D output color register (DMA2D_OCOLR) . . . . . . . . . . . . . . . . . 367
11.5.16 DMA2D output memory address register (DMA2D_OMAR) . . . . . . . . 368
11.5.17 DMA2D output offset register (DMA2D_OOR) . . . . . . . . . . . . . . . . . . 369
11.5.18 DMA2D number of line register (DMA2D_NLR) . . . . . . . . . . . . . . . . . 369
11.5.19 DMA2D line watermark register (DMA2D_LWR) . . . . . . . . . . . . . . . . . 370
11.5.20 DMA2D AHB master timer configuration register (DMA2D_AMTCR) . 370
Nested vectored interrupt controller (NVIC) . . . . . . . . . . . . . . . . . . . . . . 373
SysTick calibration value register . . . . . . . . . . . . . . . . . . . . . . . . . . . . 373
Interrupt and exception vectors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 373
External interrupt/event controller (EXTI) . . . . . . . . . . . . . . . . . . . . . . . . 373
EXTI main features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 381
EXTI block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 382
Wakeup event management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 382
Functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 382
External interrupt/event line mapping . . . . . . . . . . . . . . . . . . . . . . . . . 384