DocID018909 Rev 11
RM0090
Debug support (DBG)
1701
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
D
B
G_CA
N2_ST
O
P
D
B
G_CA
N1_ST
O
P
Reser
ve
d
DBG_I2C3_S
MBUS_TIMEOUT
DBG_I2C2_S
MBUS_TIMEOUT
DBG_I2C1_S
MBUS_TIMEOUT
Reserved
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DB
G_
IW
D
G
_S
T
O
P
DB
G_WWDG_
ST
OP
DBG_R
T
C_S
T
OP
Reserved
DBG
_
TIM1
4_ST
O
P
DBG
_
TIM1
3_ST
O
P
DBG
_
TIM1
2_ST
O
P
DBG_TI
M7_S
T
O
P
DBG_TI
M6_S
T
O
P
DBG_TI
M5_S
T
O
P
DBG_TI
M4_S
T
O
P
DBG_TI
M3_S
T
O
P
DBG_TI
M2_S
T
O
P
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:27
Reserved, must be kept at reset value.
Bit 26
DBG_CAN2_STOP:
Debug CAN2 stopped when Core is halted
0: Same behavior as in normal mode
1: The CAN2 receive registers are frozen
Bit 25
DBG_CAN1_STOP:
Debug CAN2 stopped when Core is halted
0: Same behavior as in normal mode
1: The CAN2 receive registers are frozen
Bit 24
Reserved, must be kept at reset value.
Bit 23
DBG_I2C3_SMBUS_TIMEOUT:
SMBUS timeout mode stopped when Core is halted
0: Same behavior as in normal mode
1: The SMBUS timeout is frozen
Bit 22
DBG_I2C2_SMBUS_TIMEOUT:
SMBUS timeout mode stopped when Core is halted
0: Same behavior as in normal mode
1: The SMBUS timeout is frozen
Bit 21
DBG_I2C1_SMBUS_TIMEOUT:
SMBUS timeout mode stopped when Core is halted
0: Same behavior as in normal mode
1: The SMBUS timeout is frozen
Bit 20:13
Reserved, must be kept at reset value.
Bit 12
DBG_IWDG_STOP:
Debug independent watchdog stopped when core is halted
0: The independent watchdog counter clock continues even if the core is halted
1: The independent watchdog counter clock is stopped when the core is halted
Bit 11
DBG_WWDG_STOP:
Debug Window Watchdog stopped when Core is halted
0: The window watchdog counter clock continues even if the core is halted
1: The window watchdog counter clock is stopped when the core is halted