DocID018909 Rev 11
RM0090
Revision history
1726
19-Oct-2012
2
(continued)
ADC
:
Changed ADCCLK frequency to 30 MHz in
wise programmable sampling timee
.
Added recovery from ADC sequence in
Section 13.8.2: Managing a sequence of conversions
Section 13.13.2: ADC control register 1
. Added read and write access in
Advanced control timers (TIM1 and TIM8):
Updated 16-bit prescaler range in
Updated OC1 block diagram in
capture/compare channel (channel 1 to 3)
.
Updated update event generation in
and
Section 17.3.3: Repetition counter
.
Updated bits that control the dead-time generation in
Section 17.3.11: Complementary outputs and dead-time insertion
.
Updated ways to generate a break in
Changed OCxREF to ETR in the example given in
Clearing the OCxREF signal on an external event
and changed
OCREF_CLR to ETRF in
Figure 124: Clearing TIMx OCxREF.
Updated configuration for example of counter operation in encoder
interface mode in
Section 17.3.16: Encoder interface mode
.
Added register access in
Section 17.4: TIM1&TIM8 registers
Changed definition of ARR[15:0] bits in
auto-reload register (TIMx_ARR)
.
Updated BKE definition in
Section 17.4.18: TIM1&TIM8 break and
dead-time register (TIMx_BDTR)
.
Table 310. Document revision history (continued)
Date
Ver
s
ion
Chan
g
e
s