Contents
RM0090
DocID018909 Rev 11
I/O alternate function input/output . . . . . . . . . . . . . . . . . . . . . . . . . . . . 277
External interrupt/wakeup lines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 277
Output configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 278
Alternate function configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 279
Analog configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 280
Using the OSC_IN/OSC_OUT pins as GPIO PH0/PH1 port pins . . . . 280
Selection of RTC_AF1 and RTC_AF2 alternate functions . . . . . . . . . . 281
GPIO port mode register (GPIOx_MODER) (x = A..I/J/K) . . . . . . . . . . 283
GPIO port input data register (GPIOx_IDR) (x = A..I/J/K) . . . . . . . . . . 285
GPIO port output data register (GPIOx_ODR) (x = A..I/J/K) . . . . . . . . 285
GPIO port bit set/reset register (GPIOx_BSRR) (x = A..I/J/K) . . . . . . . 286
GPIO alternate function low register (GPIOx_AFRL) (x = A..I/J/K) . . . 287
System configuration controller (SYSCFG) . . . . . . . . . . . . . . . . . . . . 291
SYSCFG registers for STM32F405xx/07xx and STM32F415xx/17xx . . 291
SYSCFG memory remap register (SYSCFG_MEMRMP) . . . . . . . . . . 291
SYSCFG peripheral mode configuration register (SYSCFG_PMC) . . 292