DocID018909 Rev 11
RM0090
Contents
39
RCC clock interrupt register (RCC_CIR) . . . . . . . . . . . . . . . . . . . . . . . 230
RCC AHB1 peripheral reset register (RCC_AHB1RSTR) . . . . . . . . . . 233
RCC AHB2 peripheral reset register (RCC_AHB2RSTR) . . . . . . . . . . 236
RCC AHB3 peripheral reset register (RCC_AHB3RSTR) . . . . . . . . . . 237
RCC APB1 peripheral reset register (RCC_APB1RSTR) . . . . . . . . . . 237
RCC APB2 peripheral reset register (RCC_APB2RSTR) . . . . . . . . . . 240
RCC AHB1 peripheral clock enable register (RCC_AHB1ENR) . . . . . 242
RCC AHB2 peripheral clock enable register (RCC_AHB2ENR) . . . . . 244
RCC AHB3 peripheral clock enable register (RCC_AHB3ENR) . . . . . 245
RCC APB2 peripheral clock enable register (RCC_APB2ENR) . . . . . 248
RCC APB2 peripheral clock enable register(RCC_APB2ENR) . . . . . . 250
RCC Backup domain control register (RCC_BDCR) . . . . . . . . . . . . . . 261
RCC clock control & status register (RCC_CSR) . . . . . . . . . . . . . . . . 262
RCC spread spectrum clock generation register (RCC_SSCGR) . . . . 264
RCC PLLI2S configuration register (RCC_PLLI2SCFGR) . . . . . . . . . 265
RCC register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 267
General-purpose I/Os (GPIO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 269
GPIO functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 269
General-purpose I/O (GPIO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 271
I/O pin multiplexer and mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 272
I/O port control registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 276
I/O data bitwise handling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 276
GPIO locking mechanism . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 276