DocID018909 Rev 11
RM0090
Revision history
1726
15-May-2014
7
Embedded Flash memory interface:
Updated
Section : Physical remap in STM32F42xxx and
. Updated bank 2 selection in
. Updated notes related to MERx and SER bits in
. Updated
Section 3.7.5: Proprietary code
. Updated FLASH_OPTCR register
reset value for STM32F42/43xx in
control register (FLASH_OPTCR) for STM32F42xxx and
STM32F43xxx
and
Section 3.9.11: Flash option control register
(FLASH_OPTCR1) for STM32F42xxx and STM32F43xxx
RCC (STM32F42/43xx):
Updated PPLN caution note in
Section 6.3.2: RCC PLL configuration
SYSCFG
Updated MEM_MODE in
Section 9.3.1: SYSCFG memory remap
LTDC
:
Changed resolution do XGA (1024x768) in
Section 16.4.1: LTDC Global configuration parameters
, and
updated
Section 16.7.3: LTDC Active Width Configuration Register
RTC
Added note in
Section 26.3.14: Calibration clock output
.
TIMER 1/8:
Removed note related to IC1F bits in
capture/compare mode register 1 (TIMx_CCMR1)
,
TIM2 to 5:
Replaced IC2S by CC2S.
Updated
Figure 161: Output stage of capture/compare channel
. Removed note related to IC1F bits in
TIMx capture/compare mode register 1 (TIMx_CCMR1)
.
TIM9 to 14:
Removed note related to IC1F bits in
Section 19.5.5: TIM10/11/13/14
capture/compare mode register 1 (TIMx_CCMR1)
.
USB OTG-HS:
Updated DSPD definition in
Section : OTG_HS device configuration
FSMC
Updated DATLAT bits definition in
Section : SRAM/NOR-Flash chip-
select timing registers 1..4 (FSMC_BTR1..4)
.
Table 310. Document revision history (continued)
Date
Ver
s
ion
Chan
g
e
s