General-purpose timers (TIM9 to TIM14)
RM0090
686/1731
DocID018909 Rev 11
19.5.12 TIM10/11/13/14 register map
TIMx registers are mapped as 16-bit addressable registers as described in the tables below:
Table 104. TIM10/11/13/14 register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
TIMx_CR1
Reserved
CKD
[1:0]
ARPE
Reserved
URS
UDIS
CEN
Reset value
0
0
0
0
0
0
0x08
TIMx_SMCR
Reserved
Reset value
0x0C
TIMx_DIER
Reserved
CC
1I
E
UIE
Reset value
0
0
0x10
TIMx_SR
Reserved
CC
1O
F
Reserved
CC1IF
UIF
Reset value
0
0
0
0x14
TIMx_EGR
Reserved
CC
1G
UG
Reset value
0
0
0x18
TIMx_CCMR1
Output compare
mode
Reserved
OC1M
[2:0]
OC1P
E
OC1F
E
CC1S
[1:0]
Reset value
0
0
0
0
0
0
0
TIMx_CCMR1
Input capture
mode
Reserved
IC1F[3:0]
IC1
PSC
[1:0]
CC1S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0x1C
Reserved
0x20
TIMx_CCER
Reserved
CC1NP
Reserved
CC1P
CC1E
Reset value
0
0
0
0x24
TIMx_CNT
Reserved
CNT[15:0]
Reset value
0 0
0
0
0 0 0
0
0
0
0
0
0
0
0
0
0x28
TIMx_PSC
Reserved
PSC[15:0]
Reset value
0 0
0
0
0 0 0
0
0
0
0
0
0
0
0
0
0x2C
TIMx_ARR
Reserved
ARR[15:0]
Reset value
0 0
0
0
0 0 0
0
0
0
0
0
0
0
0
0
0x30
Reserved
0x34
TIMx_CCR1
Reserved
CCR1[15:0]
Reset value
0 0
0
0
0 0 0
0
0
0
0
0
0
0
0
0
0x38 to
0x4C
Reserved