DocID018909 Rev 11
RM0090
Revision history
1726
16-Mar-2015
9
PWR:
Updated
Section 5.1.2: Battery backup domain
Updated
Table 23: Low-power mode summary
to add Return from
ISR as entry condition.
Added
Section : Entering low-power mode
and
.
Updated
Table 24: Sleep-now entry and exit
Updated
Section : Entering Stop mode (for STM32F405xx/07xx and
,
Section : Exiting Stop mode (for
STM32F405xx/07xx and STM32F415xx/17xx)
mode entry and exit (for STM32F405xx/07xx and
STM32F415xx/17xx)
. Updated
and exit (STM32F42xxx and STM32F43xxx)
Updated
Section : Entering Standby mode
and
Table 30: Standby mode entry and exit
.
RCC:
Updated bits 24 to 31 access type in
control & status register (RCC_CSR)
.
GPIOs
:
Section 8.4.3: GPIO port output speed
register (GPIOx_OSPEEDR) (x = A..I/J/K)
DMA:
Update FTH[1:0] description in
Section 10.5.10: DMA stream x FIFO
control register (DMA_SxFCR) (x = 0..7)
.
TIM2/5
:
Register format changed to 32 bits instead of 16 in
Section 18.4.12: TIMx auto-reload
TIM9 to 14:
Updated
Table 100: TIMx internal trigger connection
WWDG:
Updated
Figure 214: Watchdog block diagram
How to program the watchdog timeout
Updated
Figure 215: Window watchdog timing diagram
RNG:
Replaced PLL48CLK by RNG_CLK in the whole section.
Table 310. Document revision history (continued)
Date
Ver
s
ion
Chan
g
e
s