DocID018909 Rev 11
211/1731
RM0090
Reset and clock control for STM32F42xxx and STM32F43xxx (RCC)
212
0x40
RCC_
APB1ENR
UAR
T
8E
N
UAR
T
7E
N
DACE
N
PW
R
E
N
Reserved
CAN2EN
CAN1EN
Reserved
I2
C3
EN
I2
C2
EN
I2
C1
EN
UAR
T
5E
N
UAR
T
4E
N
USA
R
T
3EN
USA
R
T
2EN
Reserved
SPI
3EN
SPI
2EN
Reserved
WWDGEN
Reserved
TI
M14E
N
TI
M13E
N
TI
M12E
N
TI
M7
EN
TI
M6
EN
TI
M5
EN
TI
M4
EN
TI
M3
EN
TI
M2
EN
0x44
RCC_
APB2ENR
Reserved
LT
DCE
N
Reser
ve
d
SA
I1
E
N
SP
I6
E
N
SP
I5
E
N
Reser
ve
d
TI
M1
1EN
TIM
10EN
TI
M9EN
Reser
ve
d
S
YSCFG
EN
SP
I4
E
N
SP
I1
E
N
SD
IO
E
N
AD
C
3E
N
AD
C
2E
N
AD
C
1E
N
Reser
ve
d
USAR
T6E
N
USAR
T1E
N
Reser
ve
d
TI
M8EN
TI
M1EN
0x48
Reserved
Reserved
0x4C
Reserved
Reserved
0x50
RCC_AHB1LP
ENR
Re
se
rv
ed
OT
GHS
U
LPI
L
PE
N
OTG
H
S
L
PE
N
ETH
M
AC
P
T
P
L
PE
N
ETHMACRXL
PEN
ETHMACTXLP
EN
ETHMACL
PEN
Re
se
rv
ed
DMA2
D
LPEN
DMA2L
PEN
DMA1L
PEN
Re
se
rv
ed
SRAM3
L
PEN
BK
PSRA
M
LPEN
SRAM2
L
PEN
SRAM1
L
PEN
F
LI
TFLPEN
Re
se
rv
ed
CRCLP
E
N
Re
se
rv
ed
GPI
O
K
L
PE
N
GP
IO
JL
PEN
G
P
IO
IL
PEN
GP
IO
HLPEN
GP
IO
G
LP
E
N
GPI
O
F
L
P
E
N
GPI
O
E
L
PE
N
GP
IO
DLPEN
GP
IO
CLPEN
GPI
O
B
L
PE
N
GPI
O
A
L
PE
N
0x54
RCC_AHB2LP
ENR
Reserved
OT
G
F
S
L
PE
N
RNGLPE
N
HAS
H
LPEN
CR
YP
LPEN
Re
se
rved
DCMILPEN
0x58
RCC_AHB3LP
ENR
Reserved
FMCLPEN
0x5C
Reserved
Reserved
0x60
RCC_APB1LP
ENR
UAR
T
8L
PEN
UAR
T
7L
PEN
DA
C
LPEN
P
W
R
LPEN
Re
se
rved
CAN2LP
EN
CAN1LP
EN
Re
se
rved
I2
C3L
PEN
I2
C2L
PEN
I2
C1L
PEN
UAR
T
5L
PEN
UAR
T
4L
PEN
U
S
AR
T
3L
P
EN
U
S
AR
T
2L
P
EN
Re
se
rved
SPI
3LP
EN
SPI
2LP
EN
Re
se
rved
WWDGLP
E
N
Re
se
rved
TI
M14L
PEN
TI
M13L
PEN
TI
M12L
PEN
TI
M7
LPEN
TI
M6
LPEN
TI
M5
LPEN
TI
M4
LPEN
TI
M3
LPEN
TI
M2
LPEN
0x64
RCC_APB2LP
ENR
Reserved
LT
DCLPE
N
Re
se
rved
SAI
1LP
EN
SPI
6LP
EN
SPI
5LP
EN
Re
se
rved
TIM1
1L
PEN
TI
M10L
PEN
TIM
9LPEN
Re
se
rved
SY
SCFGLPE
N
SPI
4LP
EN
SPI
1LP
EN
SDI
O
LP
EN
ADC3LP
EN
ADC2LP
EN
ADC1LP
EN
Re
se
rved
U
S
AR
T
6L
P
EN
U
S
AR
T
1L
P
EN
Re
se
rved
TIM
8LPEN
TIM
1LPEN
0x68
Reserved
Reserved
0x6C
Reserved
Reserved
0x70
RCC_BDCR
Reserved
BDRST
RT
C
E
N
Reserved
R
T
CSEL
1
R
T
CSEL
0
Reserved
LS
EBY
P
LSE
R
DY
LS
EON
0x74
RCC_CSR
LP
WRRSTF
WWDG
R
STF
WDG
R
STF
SFTRSTF
P
O
RRSTF
P
A
DRSTF
B
O
RRSTF
RMVF
Reserved
LS
IR
D
Y
LSI
O
N
0x78
Reserved
Reserved
0x7C
Reserved
Reserved
0x80
RCC_SSCGR
SS
C
G
EN
SP
R
E
ADSE
L
Re
se
rv
e
d
INCSTEP
MODPER
0x84
RCC_PLLI2SC
FGR
Reserved
PLLI2SRx
PLLI2SQ
Reserved
PLLI2SNx
Reserved
Table 33. RCC register map and reset values for STM32F42xxx and STM32F43xxx (continued)
Addr.
offset
Register
name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0