
DocID018909 Rev 11
339/1731
RM0090
DMA controller (DMA)
340
0x0068
DMA_S3M1AR
M1A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x006C
DMA_S3FCR
Reserved
FEIE
Res
erved
FS[2:0]
DMDIS
FTH
[1:0]
Reset value
0
1
0
0
0
0
1
0x0070
DMA_S4C
R
Reserved
CHSE
L
[2:0
]
MBURST[
1:
0]
PB
U
R
S
T
[1:
0]
AC
K
CT
DBM
PL
[1
:0
]
PINCOS
MSI
Z
E[
1:
0]
PS
IZ
E[
1:
0
]
MINC
PI
NC
CIRC
DIR
[1
:0
]
P
F
CTRL
TCIE
HTIE
TEIE
DMEIE
EN
Reset value
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0074
DMA_S4NDTR
Reserved
NDT[15:.]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0078
DMA_S4PAR
PA[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x007C
DMA_S4M0AR
M0A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0080
DMA_S4M1AR
M1A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0084
DMA_S4FCR
Reserved
FE
IE
Re
se
rved
FS[2:0]
DMDIS
FTH
[1:0]
Reset value
0
1
0
0
0
0
1
0x0088
DMA_S5CR
Reserved
CHSEL
[2
:0]
MBURST[1:0
]
PB
URST[1
:0]
AC
K
CT
DBM
PL
[1
:0]
PINCOS
MSI
Z
E[
1:0
]
PS
IZ
E[
1
:0
]
MI
NC
PI
NC
CIRC
DIR[1:0]
PFCTRL
TCIE
HTIE
TEIE
DMEIE
EN
Reset value
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x008C
DMA_S5NDTR
Reserved
NDT[15:.]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0090
DMA_S5PAR
PA[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0094
DMA_S5M0AR
M0A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0098
DMA_S5M1AR
M1A[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x009C
DMA_S5FCR
Reserved
FEI
E
Reser
ve
d
FS[2:0]
DMD
IS
FTH
[1:0]
Reset value
0
1
0
0
0
0
1
0x00A0
DMA_S6CR
Reserved
CHSEL
[2:
0
]
M
B
U
R
S
T
[1:
0]
P
B
U
R
ST
[1
:0
]
ACK
CT
DBM
P
L
[1
:0
]
PI
N
C
O
S
MSI
Z
E
[1
:0]
PS
IZE[
1:
0]
MI
NC
PI
N
C
CIRC
DIR[1:0]
PFCTRL
TCI
E
HTIE
TEIE
DMEIE
EN
Reset value
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x00A4
DMA_S6NDTR
Reserved
NDT[15:.]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x00A8
DMA_S6PAR
PA[31:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0 0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 51. DMA register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0