Embedded Flash memory interface
RM0090
112/1731
DocID018909 Rev 11
0x10
FLASH_CR
LO
C
K
Reserved
EO
PIE
Reserved
STR
T
MER1
Reserved
PS
IZ
E
[1:
0]
SNB[4:0]
ME
R
SER
PG
Reset value
1
0
0 0
0 0 0 0 0 0 0
0
0
0
0x14
FLASH_OPTCR
SP
RMOD
DB
1M
Reserved
nWRP[11:0]
RDP[7:0]
nRST_S
TDBY
nR
ST
_
S
T
O
P
WDG_
SW
BF
B2
BOR_L
EV[
1:
0]
OPTSTR
T
OP
TL
OCK
Reset value
0 0
1 1 1 1 1 1 1 1 1 1 1 1 1 0 1 0 1 0 1 0 1 1 1 0 1
1
0
1
0x18
FLASH_
OPTCR1
Reserved
nWRP[11:0]
Reserved
Reset value
1 1 1 1 1 1 1 1 1 1 1 1
Table 20. Flash register map and reset values (STM32F42xxx and STM32F43xxx) (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0