Reset and clock control for STM32F405xx/07xx and STM32F415xx/17xx(RCC)
RM0090
268/1731
DocID018909 Rev 11
for the register boundary addresses.
0x40
RCC_
APB1ENR
Reserved
DACE
N
PW
R
E
N
Reserved
CAN2EN
CAN1EN
Reserved
I2
C3
EN
I2
C2
EN
I2
C1
EN
UAR
T
5E
N
UAR
T
4E
N
USA
R
T
3EN
USA
R
T
2EN
Reserved
SPI
3EN
SPI
2EN
Reserved
WWDGEN
Reserved
TI
M14E
N
TI
M13E
N
TI
M12E
N
TI
M7
EN
TI
M6
EN
TI
M5
EN
TI
M4
EN
TI
M3
EN
TI
M2
EN
0x44
RCC_
APB2ENR
Reserved
TI
M1
1EN
TIM
10EN
TI
M9EN
Reser
ve
d
S
YSCFG
EN
Reser
ve
d
SP
I1
E
N
SD
IO
E
N
AD
C
3E
N
AD
C
2E
N
AD
C
1E
N
Reser
ve
d
USAR
T6E
N
USAR
T1E
N
Reser
ve
d
TI
M8EN
TI
M1EN
0x48
Reserved
Reserved
0x4C
Reserved
Reserved
0x50
RCC_AHB1LP
ENR
Re
se
rv
ed
OT
GHS
U
LPI
L
PE
N
OTG
H
S
L
PE
N
ETH
M
AC
P
T
P
L
PE
N
ETHMACRXL
PEN
ETHMACTXLP
EN
ETHMACL
PEN
Re
se
rv
ed
DMA2L
PEN
DMA1L
PEN
Re
se
rv
ed
BK
PSRA
M
LPEN
SRAM2
L
PEN
SRAM1
L
PEN
F
LI
TFLPEN
Re
se
rv
ed
CRCLP
E
N
Re
se
rv
ed
G
P
IO
IL
PEN
GP
IO
HLPEN
GP
IO
G
LP
E
N
GPI
O
F
L
P
E
N
GPI
O
E
L
PE
N
GP
IO
DLPEN
GP
IO
CLPEN
GPI
O
B
L
PE
N
GPI
O
A
L
PE
N
0x54
RCC_AHB2LP
ENR
Reserved
OT
G
F
S
L
PE
N
RNGLPE
N
HAS
H
LPEN
CR
YP
LPEN
Re
se
rved
DCMILPEN
0x58
RCC_AHB3LP
ENR
Reserved
FS
M
C
L
P
E
N
0x5C
Reserved
Reserved
0x60
RCC_APB1LP
ENR
Reserved
DACLPE
N
PWRLPE
N
Reserved
CAN2L
PEN
CAN1L
PEN
Reserved
I2
C3
LPE
N
I2
C2
LPE
N
I2
C1
LPE
N
U
A
R
T
5LPE
N
U
A
R
T
4LPE
N
US
AR
T3LP
EN
US
AR
T2LP
EN
Reserved
SP
I3L
PEN
SP
I2L
PEN
Reserved
WWDGL
PEN
Reserved
TI
M14
L
PEN
TI
M13
L
PEN
TI
M12
L
PEN
TI
M7LP
EN
TI
M6LP
EN
TI
M5LP
EN
TI
M4LP
EN
TI
M3LP
EN
TI
M2LP
EN
0x64
RCC_APB2LP
ENR
Reserved
TI
M1
1LP
EN
TI
M10
L
PEN
TI
M9LP
EN
Reserved
S
YSCFGLP
EN
Reserved
SP
I1L
PEN
SDI
O
LPEN
ADC3L
PEN
ADC2L
PEN
ADC1L
PEN
Reserved
US
AR
T6LP
EN
US
AR
T1LP
EN
Reserved
TI
M8LP
EN
TI
M1LP
EN
0x68
Reserved
Reserved
0x6C
Reserved
Reserved
0x70
RCC_BDCR
Reserved
BD
R
S
T
RT
C
E
N
Reserved
RT
C
S
E
L
1
RT
C
S
E
L
0
Reserved
LSEB
YP
LS
ERDY
LSEO
N
0x74
RCC_CSR
LPWRRSTF
WWDGRSTF
WDGRSTF
SFT
R
ST
F
PORRSTF
P
A
DRSTF
BORRSTF
RMV
F
Reserved
LSIRDY
LS
IO
N
0x78
Reserved
Reserved
0x7C
Reserved
Reserved
0x80
RCC_SSCGR
SSCG
E
N
SP
R
E
A
D
SE
L
Reserved
INCSTEP
MODPER
0x84
RCC_PLLI2SC
FGR
Reserved
PLLI2SRx
Reserved
PLLI2SNx
Reserved
Table 34. RCC register map and reset values (continued)
Addr.
offset
Register
name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0