Reset and clock control for STM32F405xx/07xx and STM32F415xx/17xx(RCC)
RM0090
216/1731
DocID018909 Rev 11
Figure 21. Clock tree
1. For full details about the internal and external clock source characteristics, refer to the Electrical characteristics section in
the device datasheet.
3//
9&2
[1
3
4
5
0
WR
3+<(WKHUQHW
WR0+]
86%3+<
WR0+]
0,,B50,,B6(/LQ6<6&)*B30&
$+%
35(6&
$3%[
35(6&
LI$3%[SUHVF [
HOVH[
/6(
(7+B0,,B7;B&/.B0,,
27*B+6B6&/
3//,6&/.
)&/.&RUWH[
IUHHUXQQLQJFORFN
$3%[
SHULSKHUDO
FORFNV
$3%[WLPHU
FORFNV
0+]
FORFNV
86%+6
8/3,FORFN
(WKHUQHW
373FORFN
0&2
3HULSKHUDO
FORFNHQDEOH
WR
0&2
DLG
(7+B0,,B5;B
&/.B0,,
26&B,1
26&B287
/6(26&
N+]
/6,5&
N+]
WR LQGHSHQGHQW
ZDWFKGRJ
/6(
/6,
WR57&
57&&/.
57&6(/>@
,:'*&/.
+6(26&
0+]
26&B,1
26&B287
+6,5&
0+]
3//&/.
+6,
+6,
+6(
6:
6<6&/.
0+]
PD[
+&/.
WR$+%EXVFRUH
PHPRU\DQG'0$
0+]PD[
WR&RUWH[6\VWHP
WLPHU
&ORFN
(QDEOH
3HULSKHUDO
FORFNHQDEOH
3//&.
,6FORFNV
3HULSKHUDO
FORFNHQDEOH
3HULSKHUDO
FORFNHQDEOH
0$&50,,&/.
0$&7;&/.
0$&5;&/.
WR(WKHUQHW0$&
3HULSKHUDO
FORFNHQDEOH
3HULSKHUDO
FORFNHQDEOH
:DWFKGRJ
HQDEOH
57&
HQDEOH
3HULSKHUDO
FORFNHQDEOH
3HULSKHUDO
FORFNHQDEOH
3HULSKHUDO
FORFNHQDEOH
WR
3//,6
9&2
[1
3
4
5
6<6&/.
([WFORFN
,665&
+6(B57&
+6(
,6B&.,1