Section 2 CPU
Rev. 2.00 Mar 09, 2006 page 54 of 906
REJ09B0292-0200
Addressing
Mode
Instruction
Format
Effective Addresses Calculation
Equation
Indirect
indexed GBR
addressing
@(R0,
GBR)
The effective address is the GBR value plus the R0
GBR
R0
GBR + R0
+
GBR + R0
PC relative
addressing
with
displacement
@(disp:8,
PC)
The effective address is the PC value plus an
8-bit displacement (disp). The value of disp is zero-
extended, is doubled for a word operation, and is
quadrupled for a longword operation. For a
longword operation, the lowest two bits of the PC
value are masked
PC
H'FFFFFFFC
+
2/4
×
&
(for longword)
disp
(zero-extended)
PC + disp
×
2
or
PC&H'FFFFFFFC
+ disp
×
4
Word: PC + disp
×
2
Longword: PC &
H'FF
disp
×
4
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...