Section 14 Serial Communication Interface with FIFO (SCIF)
Rev. 2.00 Mar 09, 2006 page 578 of 906
REJ09B0292-0200
14.2.9
Bit Rate Register (SCBRR)
Bit:
7
6
5
4
3
2
1
0
Initial value:
1
1
1
1
1
1
1
1
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
The bit rate register (SCBRR) is an 8-bit register that sets the serial transmit/receive bit rate in
accordance with the baud rate generator operating clock selected by bits CKS1 and CKS0 in the
serial mode register (SCSMR).
SCBRR can be read or written to by the CPU at all times.
SCBRR is initialized to H'FF by a reset, by the module standby function, and in standby mode.
The SCBRR setting is found from the following equations.
Asynchronous mode:
N =
64
×
2
2n–1
×
B
×
10
6
– 1 (When operating on a base clock of 16 times the bit rate)
P
φ
N =
32
×
2
2n–1
×
B
×
10
6
– 1 (When operating on a base clock of 8 times the bit rate)
P
φ
N =
16
×
2
2n–1
×
B
×
10
6
– 1 (When operating on a base clock of 4 times the bit rate)
P
φ
Synchronous mode:
N =
8
×
2
2n–1
×
B
×
10
6
– 1
P
φ
Where B: Bit rate (bits/s)
N: SCBRR setting for baud rate generator (0
≤
N
≤
255)
P
φ
: Peripheral module operating frequency (MHz)
n:
Baud rate generator input clock (n = 0, 1, 2, or 3)
(See the table below for the relation between n and the clock.)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...