Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 354 of 906
REJ09B0292-0200
7.11
Usage Notes
7.11.1
Normal Space Access after Synchronous DRAM Write when Using DMAC
Negation of the DQMn/
WEn
signal in a synchronous DRAM write and
CSn
assertion in an
immediately following normal space access both occur at the same rising edge of CKIO (figure
7.61). As there is a risk of an erroneous write to normal space in this case, when synchronous
DRAM or a high-speed device is connected to normal space, it is recommended that
CSn
be
delayed on the system side.
Cases in which a synchronous DRAM write and normal space access occur consecutively are
shown in table 7.10.
Table 7.10 access sequence
Write to Synchronous DRAM
Normal Space Access
CPU
DMA
DMA
CPU
DMA
DMA
Note: When an access by the CPU is performed immediately after a write by the CPU, internally
the accesses are not consecutive.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...