Section 9 Ethernet Controller (EtherC)
Rev. 2.00 Mar 09, 2006 page 414 of 906
REJ09B0292-0200
destination address. The fact that the CAMSEN is asserted is reflected in the RFAR bit in the
EtherC/E-DMAC status register (EESR) and this can be reflected as the write-back information of
the descriptor.
Table 9.3 Processing of Receive Frames
CAMSEN Input
Frame Type
Normal Mode
Promise-CAS Mode
Asserted
SH7616 MAC address
Discarded
Discarded
(address is
Broadcast address
Discarded
Discarded
matched)
Multicast address
Discarded
Discarded
CAM MAC addresses
Received
Discarded
Negated
SH7616 MAC address
Received
Received
(address is not
Broadcast address
Received
Received
matched)
Multicast address
Received
Received
CAM MAC addresses
Discarded
Received
RX-CLK
RX-DV
RXD3 to RXD0
CAMSEN
SFD
Preamble
Destination address
Within 35 clock cycles
Figure 9.8 CAM Signal Timing
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...