Section 2 CPU
Rev. 2.00 Mar 09, 2006 page 101 of 906
REJ09B0292-0200
Table 2.41 Arithmetic Shift Operation Instructions
Instruction
Operation
Code
Cycles
DC Bit
PSHA Sx,Sy,Dz
if Sy
≥
0,Sx<<Sy
→
Dz
if Sy<0,Sx>>Sy
→
Dz
111110**********
10010001xxyyzzzz
1
Update
DCT PSHA
Sx,Sy,Dz
if DC=1 &
Sy
≥
0,Sx<<Sy
→
Dz
if DC=1 &
Sy<0,Sx>>Sy
→
Dz
if DC=0,nop
111110**********
10010010xxyyzzzz
1
—
DCF PSHA
Sx,Sy,Dz
if DC=0 &
Sy
≥
0,Sx<<Sy
→
Dz
if DC=0 &
Sy<0,Sx>>Sy
→
Dz
if DC=1,nop
111110**********
10010011xxyyzzzz
1
—
PSHA #imm,Dz
if imm
≥
0,Dz<<imm
→
Dz
if imm<0,Dz>>imm
→
Dz
111110**********
00010iiiiiiizzzz
1
Update
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...