Section 18 User Debug Interface (H-UDI)
Rev. 2.00 Mar 09, 2006 page 779 of 906
REJ09B0292-0200
TDI
SDDRH
SDDRL
SDDRH
SDDRL
TDO
Shift register
Bit 31
Bit 15
Bit 16
Bit 0
Bit 15
Bit 15
Bit 0
Bit 0
Bit 15
Bit 15
Bit 0
Bit 0
.
.
.
.
.
.
.
.
.
Capture-DR
TDI
SDDRH
SDDRL
TDO
Shift register
Bit 31
Bit 15
Bit 16
Bit 0
.
.
.
Update-DR
TDI
SDIR
SDSR
SDIR
SDSR
TDO
Shift register
Bit 31
Bit 15
Bit 16
Bit 0
Bit 15
Bit 15
Bit 0
Bit 0
• SDDRH and SDDRL serial data input/output
(1) In H-UDI interrupt mode, before SDTRF = 1 is read from TDO when an H-UDI interrupt is generated,
SDSR and SDIR are captured into the shift register in Capture-DR, and in Shift-DR bits 0 to 15 of SDSR
and bits 0 to 15 of SDIR are output in that order from TDO.
In Update-DR, TDI input data is not written to any register.
(2) In H-UDI interrupt mode, after SDTRF = 1 is read from TDO when an H-UDI interrupt is generated,
SDDRH and SDDRL are captured into the shift register in Capture-DR, and in Shift-DR bits 0 to 15 of
SDDRL and bits 0 to 15 of SDDRH are output in that order from TDO.
Data input from TDI is written to SDDRH and SDDRL in Update-DR.
.
.
.
.
.
.
Capture-DR
TDI
input
data
Figure 18.6 Serial Data Input/Output (2)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...