Section 8 Cache
Rev. 2.00 Mar 09, 2006 page 374 of 906
REJ09B0292-0200
H'C0000000
H'C00003FF
H'C0000400
H'C00007FF
Way 0
Way 1
H'00000000
H'FFFFFFFF
Figure 8.16 Address Mapping of 2-kbyte RAM in the Two-Way Mode
8.6
Usage Notes
8.6.1
Standby
Disable the cache before entering the standby mode for power-down operation. After returning
from standby, initialize the cache before use.
8.6.2
Cache Control Register
Changing the contents of CCR also changes cache operation. The chip makes full use of pipeline
operations, so it is difficult to synchronize access. For this reason, change the contents of the cache
control register simultaneously when disabling the cache or after the cache is disabled. After
changing the CCR contents, perform a CCR read.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...