Section 13 Watchdog Timer (WDT)
Rev. 2.00 Mar 09, 2006 page 544 of 906
REJ09B0292-0200
13.1.2
Block Diagram
Figure 13.1 shows a block diagram of the WDT.
φ
/4
φ
/128
φ
/256
φ
/512
φ
/1024
φ
/2048
φ
/8192
φ
/16384
Internal
clock
Clock
Overflow
Clock
select
Interrupt
control
Reset
control
RSTCSR
WTCNT
WTCSR
Module bus
Bus
interface
Interna bus
ITI
(Interrupt
request signal)
WDTOVF
Internal
reset signal
*
WDT
φ
: See figure 3.1, Block Diagram of Clock Pulse Generator Circuit.
WTCSR: Watchdog timer control/status register
WTCNT: Watchdog timer counter
RSTCSR: Reset control/status register
Note:
*
The internal reset signal can be generated by a register setting. The type of reset can
be selected (power-on or manual reset).
Figure 13.1 WDT Block Diagram
13.1.3
Pin Configuration
Table 13.1 shows the pin configuration.
Table 13.1 Pin Configuration
Pin
Abbreviation
I/O
Function
Watchdog timer overflow
WDTOVF
O
Outputs the counter overflow signal in
watchdog timer mode
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...