Section 1 Overview
Rev. 2.00 Mar 09, 2006 page 13 of 906
REJ09B0292-0200
1.2
Block Diagram
CPU
X-RAM
Y-RAM
Bus state
controller
User break
controller
Interrupt
controller
Cache
address
array/data
array
DSP
Direct
memory access
controller
Ethernet
controller
direct memory
access
controller
Ethernet
controller
External bus
interface
Cache
controller
User debug
interface
Serial
I/O
Timer
pulse unit
Watchdog
timer
Clock pulse
generator
Free-running
timer
Serial
communication
interface
with FIFO
System
controller
Cache address bus
Internal address bus
Internal address bus
Peripheral address bus
Internal address bus
32-bit internal data bus
32-bit cache data bus
16-bit internal data bus
16-bit internal data bus
I/O ports
16-bit peripheral data bus
Serial I/O
with FIFO
Figure 1.1 Block Diagram of SH7616
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...