Section 2 CPU
Rev. 2.00 Mar 09, 2006 page 43 of 906
REJ09B0292-0200
S
S
S
S
S
S
S
S
(16 bits)
DSP logical data
SuperH integer (word)
(Reference)
DSP integer data
DSP fixed decimal
point data
With guard bits
No guard bits
Multiplication input
With guard bits
No guard bits
Arithmetic shift (PSHA)
Logical shift (PSHL)
39
39
39
39
32
32
31
31
31
31
31
31
31
31
31
22
21
0
0
0
0
0
0
0
0
0
–2
8
to +2
8
– 2
–31
–1 to +1 – 2
–31
–1 to +1 – 2
–15
–2
23
to +2
23
–1
–2
15
to +2
15
–1
–32 to +32
–16 to +16
–2
31
to +2
31
–1
16 15
16
16
16
16
16
15
15
15
15
15
: Sign bit
S
: Binary decimal point
: Unrelated to processing (ignored)
30
30
30
Figure 2.7 DSP Type Data Formats
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...